Effects of Bias and Temperature on the Dose-Rate Sensitivity of 65-Nm CMOS Transistors

IEEE transactions on nuclear science(2021)

引用 7|浏览11
暂无评分
摘要
MOS transistors in 65-nm CMOS technology exposed to ultrahigh total ionizing dose (TID) levels show clear evidence of a true dose-rate (DR) dependence. In order to assess the impact of this effect and to understand its origin, an extensive measurement campaign has been carried out at different DRs, different temperatures, and different biases. Both nMOS and pMOS devices with different sizes and geometries were studied. The results obtained clearly show that the DR sensitivity of these devices is due to mechanisms that occur in the spacer insulators. Spacers have only recently been identified as an important element in the radiation response of MOS devices exposed to ultrahigh doses and the mechanisms causing their DR sensitivity appear to be largely compatible with the models developed to explain enhanced low dose-rate sensitivity (ELDRS) in linear bipolar transistors.
更多
查看译文
关键词
Transistors,MOSFET,Sensitivity,Logic gates,CMOS technology,Temperature measurement,Semiconductor device measurement,65-nm CMOS technology,high luminosity-large hadron collider (HL-LHC),MOSFET reliability,shallow trench isolation (STI),spacer oxides,total ionizing dose (TID),ultrahigh doses
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要