A Scalable Top-Gate Graphene Field Effect Transistor with a Polydimethylsiloxane Dielectric

Jordan Athas, Joseph Ereifej,Jorge Torres Quiñones, Alexander Abrams,Minhee Yun

Nano Trends(2024)

引用 0|浏览0
暂无评分
摘要
The limitations of modern CMOS technology have created a call to action for novel devices with great scalability potential. Graphene has been recognized as a suitable material for an enhanced transistor channel based on its incredibly large conductivity while also being easily scaled. Previous research has noted the importance of a top gate device structure, which is difficult to accomplish for graphene transistors due to graphene's incompatibility with oxide growth processes. A novel process flow for graphene field effect transistors with scalability is presented. The emphasis is on the growth of multilayer graphene using chemical vapor deposition and the implementation of polydimethylsiloxane as a gate dielectric. Polydimethylsiloxane gate insulator thickness of 815nm and 570nm were successfully developed on 4in large-scale wafers. Two devices of similar channel dimensions and different dielectric were compared and mobilities of 14.57cm2V−1s−1 and 0.44 cm2V−1s−1 were measured. Gate voltage sweeps from -20V to 20V also demonstrated channel current modulation with a charge neutrality point between 5V and 8V, indicating achievement of expected device operation.
更多
查看译文
关键词
graphene field effect transistor,GFET,graphene,PDMS,top-gate,scalable
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要